

## Fall 2021 Sequential Circuit II

Prof. Chun-Yi Lee

Department of Computer Science
National Tsing Hua University

## Agenda

- Announcement
- Clarification
- Sequential circuits
- Finite state machine concept

#### Today's class will help you:

- 1. Understand the difference between synchronous reset and asynchronous reset
- 2. Understand concept of the global clock signal
- 3. Understand the concept of finite state machine

#### **Announcements**

- Lab 3
  - Basic questions demonstration on 10/21/2021 (Thu)
  - Advanced questions and FPGA demonstration due on 10/28/2021 (Thu)
- Midterm Exam
  - Computer-based exam on 11/4/2021 (Thu)

## Agenda

- Announcement
- Clarification
- Sequential circuits
- Finite state machine concept

#### Today's class will help you:

- 1. Understand the difference between synchronous reset and asynchronous reset
- 2. Understand concept of the global clock signal
- 3. Understand the concept of finite state machine

# Variable Assignment

Only assign values to a variable in a single always block



```
module Counter (clk, Reset, Out);
input
          clk, Reset;
output Out;
       [3:0] counter;
req
always @(posedge clk) begin
   if (!Reset)
      counter <= 4'b0000;
   else
      counter <= counter + 1'b1:
end
assign out = counter [3];
endmodule
```



```
module Counter (clk, Reset, Out);
            clk, Reset;
input
output
            Out;
            [3:0] counter;
req
always @(posedge clk) begin
   if (!Reset)
      counter <= 4'b0000;
  else
      counter <= counter + 1'b1;
end
always @ (*) begin
      if (counter == 4'b1010)
            counter = 4'b0000;
end
assign out = counter [3];
endmodule
```

## Agenda

- Announcement
- Clarification
- Sequential circuits
  - Reset
  - Clock
- Finite state machine concept

#### Today's class will help you:

- 1. Understand the difference between synchronous reset and asynchronous reset
- 2. Understand concept of the global clock signal
- 3. Understand the concept of finite state machine

## Why Do We Need a Reset?

- Initialize your flip-flops
- If not properly reset, your flip-flops may get unknown values (e.g., **XXXX** in your counters)



## Synchronous Reset

- Reset the value stored in a D Flip-Flop to 0
- Triggered by clock edges
- Assume that  $\mathbf{Q} = \mathbf{1'b0}$  when Reset is set to  $\mathbf{1'b0}$



### Synchronous Reset in Always Block

- Prioritize your reset signal over the rest of the inputs
- In your testbench, initialize your reset signal first
- You shall not use any initial block in your design modules

```
module My_Test_Flip_Flop (Out, In, clk, Reset);
          In, clk, Reset;
 input
 output Out;
                              Declaration of
          Out;
 reg
                               Synchronous
always @ (posedge clk)
                                Behavior
 begin
   if (Reset == 1'b0)
                              Out <= 1'b0;
   else
                              Out <= In:
 end
endmodule
```



## Synchronous Reset in Waveform

Reset the flip-flops at clock edges



### Asynchronous Reset in Waveform

- Reset the flip-flops ANY TIME
- Concept similar to Latches



Reset is done regardless of the clk signal

### Asynchronous Reset in Always Block

- Add "negedge Reset" or "posedge Reset" in always statements
- Reset the flip-flops regardless of clk
- Reset signal gets the highest priority

```
module My_Test_Flip_Flop (Out, In, clk, Reset);
 input
         In, clk, Reset;
                            Declaration of
 output
         Out;
                             Asynchronous
         Out;
 reg
                               Behavior
always @ (posedge clk or negedge Reset)
 begin
   if (Reset == 1'b0)
                              Out <= 1'b0;
   else
                              Out <= In;
 end
endmodule
```



## Asynchronous Reset in Latches

Latch in Lab 1



Latch with Asynchronous Reset



## Asynchronous Reset in DFFs



#### Synchronous vs. Asynchronous Reset





Synchronous Reset

Asynchronous Reset

|              | Synchronous Reset          | Asynchronous Reset                              |
|--------------|----------------------------|-------------------------------------------------|
| Clock        | Reset at clock edges       | Regardless of clock                             |
| Always block | always @ (posedge clk)     | always @ (posedge clk or <b>negedge Reset</b> ) |
| Logic        | Additional Mux or AND gate | Additional reset input port in DFF              |

### Advantages of Asynchronous Reset

- Fast
  - No additional Mux or AND
- Reset ANYTIME, no clock signal is required



### Disadvantages of Asynchronous Reset



## Advantages of Synchronous Reset

- Synchronous Reset is not affected by glitches
  - Unless glitches occur right at clock edges



### Disadvantages of Synchronous Reset

- Slower
- If Reset signal is too short, no DFFs are reset



## Summary of Pros and Cons

■ Here we summarize the previous slides

| Reset type   | Advantages                                                  | Disadvantages                          |
|--------------|-------------------------------------------------------------|----------------------------------------|
| Synchronous  | Not affected by glitches,<br>Completely synchronous circuit | Slow,<br>Reset cannot be too short     |
| Asynchronous | Fast,<br>Reset anytime                                      | Vulnerable to glitches,<br>Larger DFFs |

## Agenda

- Announcement
- Clarification
- Sequential circuits
  - Reset
  - Clock
- Finite state machine concept

#### Today's class will help you:

- 1. Understand the difference between synchronous reset and asynchronous reset
- 2. Understand concept of the global clock signal
- 3. Understand the concept of finite state machine

## Why do We Need a Clock?

- In real world, we need clocks to tell us what time is it
- ...so that we can collaborate no matter where we are



**Bob in Antarctica** 



Stuart in Paris



How do they collaborate?
They need to know each other's time



## Clock Signal for Logic Blocks

- Clock signals and DFFs are used to synchronize the beginning and end time of a computation
- Ensure the progresses of all the blocks
  - Similar to the concept of our beginning date and deadline of homework



## **Clock Signal Distribution**

- Clock signals are distributed all over the chip
- Different ways of distribution are possible



### Deal with Faster Clock Requirements

- Divide your designs, and insert more pipeline stages
- Simply and redesign your logic
- Use faster devices



## How Companies Decide Clock Freq?

Basically, by past experience and negotiation



CEO: We need 3GHz to compete with our rivals





Higher management level: We need to get everything done in 100 clock cycles



Your manager: We need to get our stuffs done in 10 clock cycles



Your responsibility: Mission impossible



## Agenda

- Announcement
- Clarification of lab 3
- Sequential circuits
  - Reset
  - Clock
- Finite state machine concept

#### Today's class will help you:

- 1. Understand the difference between synchronous reset and asynchronous reset
- 2. Understand concept of the global clock signal
- 3. Understand the concept of finite state machine

#### What is Finite State Machine (FSM)?

Everything in the world has states, so are you



## FSM Can Change States

- States change when events happen
  - https://www.youtube.com/watch?v=WMlzCP5u2w8



\*Pictures cited from disney.com for education purpose only

# **State Transition Diagram**



